### **CISTER** Quicknews

#### **NOVEMBER - DECEMBER ISSUE, 2018**

### **NOMINATION FOR IEEE ACCESS JOURNAL**

CISTER researcher Kai Li nominated as Associate Editor for IEEE Access Kai Li is responsible for ensuring that the publication maintains the highest quality while adhering to the publication policies and procedures of the IEEE.



He will also help facilitate a rapid two weeks, and coordinate the careful and critical review.

include vehicular communications and Cyber-Physical optimization, Systems, Internet of Things, human sensing systems, sensor networks and UAV networks.



#### **PARTICIPATION IN THE INTERNATIONAL FORUM** ASSOCIATE EDITOR FOR EFECS 2018, IN LISBON



CISTER Researchers Eduardo Tovar, Luis Lino Ferreira and Ricardo Severino, attended EFECS 2018, that took place at the Lisbon Congress Centre - CCL.

EFECS 2018 is an international forum with a focus on 'Our Digital Future' along the Electronic Components and Systems value chain in Europe.

AENEAS, ARTEMIS-IA, EPoSS, ECSEL Joint the European Commission, in association with EUREKA, have

opportunities to learn more about the latest developments, cooperation and funding possibilities in the ECS Community.

Several projects with CISTER participation were presented in the event, in the form of posters or in the form a small pitches. Additionally, CISTER members participated in several consortium building meetings, which will target the next Eureka and ECSEL calls.

#### **5TH EDITION OF AED DAYS, IN OEIRAS**

CISTER Researcher, Cláudio Maia, participated in the 5th edition of AED Days in Tagus Park, located in Oeiras, Lisbon.

AED Days is an event organized by the Portuguese Cluster of the

Aeronautics, Space and Defence (ASD) Industries with the goal of gathering the main national and international ASD players to discuss the challenges and opportunities related to the ASD domain.

### **CISTER** Quicknews

**NOVEMBER - DECEMBER ISSUE. 2018** 

# **CISTER** Quicknews

fundamental research activities

#### **CISTER HAS GREAT PARTICIPATION IN RTSS 2018**

CISTER Researcher **Geoffrey** Feasibility Analysis of Parallel theory could be extended to integrate the Nelissen had three full papers Tasks Running on Scratchpad- notion of importance of a functionality presented at RTSS 2018. The three Based Architectures" by Daniel for the system operation in addition of papers were the result of an ongoing Casini, Alessandro Biondi, Geoffrey its criticality. collaboration with Scuola Sant' Anna Nelissen, and Giorgio Buttazzo, at Both talks gave rise to very interesting in Pisa.



The presented papers discussed results in various but complementary topics such as resource sharing for self-suspending task, parallel DAG tasks scheduling in multicore platforms and memory feasibility related standards. analysis for parallel tasks executed on scratchpad based architectures.

"The SRP Resource Sharing Protocol for Self-Suspending Tasks" by Geoffrey Nelissen, and Alessandro Biondi at RTSS 18; "Memory on how the mixed criticality systems

RTSS 18; "Partitioned Fixed-Priority discussions on the next possible Scheduling of Parallel Tasks Without evolutions of the mixed criticality

Preemptions" by Daniel Casini, systems model. Alessandro Biondi, Geoffrey Nelissen, and Giorgio Buttazzo, at RTSS 18. CISTER researchers Geoffrey Nelissen and Konstantinos Bletsas gave two talks at the Workshop on Mixed Criticality Systems (WMC)

held in conjunction with RTSS 2018. mixed industrial

> participated to a this time in Sidney. panel

SCOTT GENERAL ASSEMBLY IN CORK, IRELAND

From the 16th until the 18th of line of the reference architecture, chair October, 2018, CISTER Researcher of the technical board, and co-lead of **Ramiro Robles** participated in the the aeronautics use case. SCOTT project consortium gathered in the city of Cork, Ireland for a SCOTT aims to build trust in IoT face-to-face and General Assembly solutions for 5 different industrial meetings.

This is the third General Assembly of railway, building, and healthcare. the project and the second in 2018. SCOTT uses the concept of the Bubble This meeting was mainly used to keep to enhanced backwards compatibility track of the progress and to analyze with existing domain infrastructure, the feedback from the reviewers after encapsulating these underlying the meeting in Brussels in September technologies with a modern IoT 2018.

CISTER/ISEP plays a key role in the cloud application environment with project as leader of the technology

And also, CISTER Vice-Director Luis

Almeida attended RTSS 2018 to participate in several meetings of the IEEE

Geoffrey gave an Technical Committee on Real-Time invited talk on the Systems. In these meetings, the venue compliance of the for RTSS 2020 was chosen, which will criticality be Houston, USA, and several executive systems model with decisions were taken concerning the safety steering of both RTSS and RTAS. Meanwhile, RTSS 2019 will take place Konstantinos in Singapore, going to Asia for the first presented a short time ever, while RTAS 2020 will take paper as well as place within CPS Week 2020, as usual,

domains: aeronautics, automotive,

interoperable and cross-domain

enhanced security, safety and trust.

#### LAST GENERAL ASSEMBLY OF ENABLE-S3 PROJECT

CISTER researcher David Pereira has participated in the last General Assembly of the ECSEL project ENABLE-S3, that took place in Vienna, Austria, on the 10th and 11th of December.

The goal of this General Assembly was to start the preparation for the final review of the project, which will occur in May 2019, in Graz.

During the meeting, David interacted with use-case teams where CISTER is participating, defining the last actions that must be implemented for the final demonstrators.





Cláudio Maia has successfully defended his PhD thesis, supervised by Luís Miguel Nogueira and Luís Miguel Pinho, at the Faculty of Engineering of the University of Porto, located in Porto, Portugal. His thesis, entitled "Scheduling Parallel Real-Time Tasks in Platforms", Multiprocessor proposes to find efficient ways of dealing with the inherent parallel behaviour of multiprocessor platforms and ensuring application predictability by taking into account the shared resources in the platform. The PhD juri committee had as main examiners Marko Bertogna (Associate Professor at the University of Modena and Reggio Emilia, Italy) and António Casimiro (Associate Professor at the University of Lisbon).





**NOVEMBER - DECEMBER ISSUE, 2018** 

#### achievements in academia **ANOTHER SUCCESSFUL PHD THESIS DEFENSE**



## **CISTER** Quicknews

NOVEMBER - DECEMBER ISSUE, 2018

fundamental research activities

#### **DIRECTOR FROM CYSPRI LAB, IN AUSTRALIA, GAVE A** TALK ON SECURITY IN INTERNET OF THINGS, AT CISTER

Sanjay K. Jha from Cybersecurity and Privacy Laboratory (Cyspri), Australia and the School of Computer Science and Engineering at the University of New South Wales (UNSW) gave a distinguished seminar titled "Care or Not Care: Security in Internet of Things (IoT)".



In the talk, he presented some results from his ongoing research projects on security of bodywork devices and Secure IoT configuration management. He also discussed about mechanisms to secure data provenance and location proof for wireless bodyworn sensing devices by exploiting symmetric spatio-temporal characteristics of the wireless link between two communicating parties.

Sanjay is Director of Cyspri at UNSW. He is the UNSW leader and IoT Security Theme leader of Cyber Cooperative Research Security Centre (CyberCRC) in Australia. He also heads the Network Systems and Security Group (NetSys) at the School of Computer Science and Engineering at the University of New South Wales. His research activities cover a wide range of topics in networking including Network and Systems Security, Wireless Sensor Networks, Adhoc/Community wireless networks, Resilience and Multicasting in IP Networks.

Sanjay has published over 200 articles in high quality journals and conferences and graduated 25 Phd students. He is the principal author of the book Engineering Internet QoS and a co-editor of the book Wireless Sensor Networks: A Systems Perspective.

Sanjay is an editor of the IEEE Trans. of Secure and Dependable Computing (TDSC) and served as an associate editor of the IEEE Transactions on Mobile Computing (TMC) and the ACM Computer Communication Review (CCR).had as main examiners Marko Bertogna (Associate Professor at the University of Modena and Reggio Emilia, Italy) and António Casimiro (Associate Professor at the University of Lisbon).

### **IN MEMORIAM**

#### **JOSÉ RUFINO** (1958-2018)



José Rufino is a highly influential member of the Portuguese Embedded Real-Time Systems research community. His work set the grounds for many others researching on dependable realtime communication and safetycritical real-time software, and he produced a considerable body of work in collaboration with the European Space Agency.

He passed away this last summer, on the 29th of July, a shocking news that took us all by surprise. Jose Rufino, a professor at University of Lisbon, had frequent collaborations with CISTER and visited us for the last time in September of 2017 to participate in our 20th anniversary celebrations. Whoever came across Rufino will remember his acute critical eye in a somewhat shy and extremely kind character. Genuinely a good person. So long Rufino!



**CISTER** - Research Centre in **Real-Time & Embedded Computing Systems** 





Co-financed by Unidade de I&D CISTER - CEC/04234:

